# SMARC Eval 2.0

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1

### SMARC-Eval2 Evaluation Carrier for SMARC 2.0

|      | TABLE OF CONTENT                          |  |
|------|-------------------------------------------|--|
| PAGE | DESCRIPTION                               |  |
| 1    | Cover                                     |  |
| 2    | Block Diagram                             |  |
| 3    | Power Diagram                             |  |
| 4    | SMARC Carrier Connector                   |  |
| 5    | DP Connector                              |  |
| 6    | HDMI Connector                            |  |
| 7    | LVDS Connector                            |  |
| 8    | LVDS Backlight Connector                  |  |
| 9    | eDP Connector                             |  |
| 10   | Ethernet Connectors                       |  |
| 11   | USB 3.0 Connectors                        |  |
| 12   | USB 2.0 OTG Connector and USB 2.0 header  |  |
| 13   | CAN Transeivers                           |  |
| 14   | mPCIe Connectors                          |  |
| 15   | PCIe Connectors                           |  |
| 16   | mSATA Connector                           |  |
| 17   | uSD Connector                             |  |
| 18   | High Speed Serial Ports                   |  |
| 19   | SPI Flash Socket, I2C Expander            |  |
| 20   | Audio - HDA Codec                         |  |
| 21   | Audio - I2S Codec                         |  |
| 22   | Audio - Con + Mux                         |  |
| 23   | GPIO Headers                              |  |
| 24   | eSPI Header, Power Management Header, CSI |  |
| 25   | Buttons                                   |  |
| 26   | Power Input connectors                    |  |
| 27   | Power 5V0, 3V3                            |  |
| 28   | Power 1V8, 1V5                            |  |
| 29   | Power Discharge, LEDs, RTC                |  |
| 30   | Mechanics                                 |  |

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

| DRAWING REVISION HISTORY |                       |            |          |  |  |  |  |
|--------------------------|-----------------------|------------|----------|--|--|--|--|
| REV                      | DESCRIPTION           | YYYY-MM-DD | APPROVED |  |  |  |  |
| 0.1                      | Preliminary schematic | 2016-10-06 |          |  |  |  |  |
| 1.0                      | Rev 1100 - A00        | 2016-11-14 |          |  |  |  |  |
| 2.0                      | Rev 1200 - B00        | 2017-04-07 |          |  |  |  |  |
| 3.0                      | Rev 1300 - C00        | 2017-07-26 |          |  |  |  |  |
| 4.0                      | Rev 1400 - D00        | 2017-11-17 |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |
|                          |                       |            |          |  |  |  |  |

### NOTES

- 1. All resistor values are in Ohms. Tolerance shown for less than 1%
- 2. All capacitor values are in Farads.
- 3. A "NONE" next to a reference designator indicates a part that should not be installed.
- 4. A "#" in a signal name or pin name indicates an active logic level low.
- 5. Differential signal name are recognized by a trailing "+" for positive and "-" for negative pair members.
- 6. All voltage supply rails shall begin with the characters "V\_". Grounding connections shall begin with "GND".
- 7. The following symbols represent global signals. Note that multiple instances of, for example, GND will append a trailing index as a visible netname for each isolated rail.



are analog ground (GNDA);

are chassis ground (SHIELD);

V\_xVx are specific voltage supply.

ZNL20
This symbol highlighting the layout recommendation.

This symbol highlighting configuration informations.

| I2C Bus<br>Signal | Ref Des                                                          | Address<br>(7 bit)                                            | Description                                                                                                                                                                       |
|-------------------|------------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I2C GP            | U53<br>U60                                                       | 0x20<br>0x1A                                                  | IO Expander<br>I2S Audio Codec                                                                                                                                                    |
| I2C PM            | U78<br>U69<br>U74<br>J13<br>J20<br>J5<br>J2<br>U65<br>J22<br>J45 | 0x57 0x22 0x24 Device Device Device Device 0x6D Device Device | General Purposse EEPROM IO Expander IO Expander mPCIe Connector A mPCIe Connector B PCIe x1 Connector PCIe x1 Connector PCIe Clock Buffer mSATA Connector Power Management Header |
| I2C CAM0          | J60                                                              | Device                                                        | CSI0 Camera Connector                                                                                                                                                             |
| I2C CAM1          | J61                                                              | Device                                                        | CSI1 Camera Connector                                                                                                                                                             |
| I2C LCD           | J3<br>U72                                                        | Device<br>0x50                                                | LVDS Connector<br>LVDS EEPROM                                                                                                                                                     |

| PROJECT      | MARC Eva     | I 2.0            |           |                | <b>7</b> 0 | mtr        | 2012            |
|--------------|--------------|------------------|-----------|----------------|------------|------------|-----------------|
| ADS          | S2 - SMARC E | val 2.0          |           |                | \U         |            | on              |
| BLOCK ID     |              |                  |           | DIVISION       | NAME       |            | DATE YYYY-MM-DD |
| Schematic1   | (1 of 30)    |                  | CREATED:  | KEEDC          | JM, JI     | H ,MV      | 2017.11.17      |
| SHEET        |              |                  | VERIFIED: | KEEDC          | MH         |            | 2017.11.20      |
| 01 First Pag | je           |                  | APPROVED: | :              |            |            |                 |
| PCB ID       | PCB INDEX    | LAST MODIFIED    | PAGE      | <b>3 5 6 6</b> |            | DRAWING ID | REV             |
| 1062-0139    | 1400A        | 20/11/2017:15:03 | 1 (       | OF 30          |            | SCH 1400   | D00             |
|              |              |                  | •         |                |            |            |                 |



# Power Diagram



| > V_                                   |                                                                                                                                                                    | - <b> </b> 1V5                                                                                                          |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| <del></del>                            | _3V3_S5 (1.1A)                                                                                                                                                     |                                                                                                                         |
|                                        | , , , , , , ,                                                                                                                                                      | - 3V3                                                                                                                   |
|                                        |                                                                                                                                                                    | J13 mPCle                                                                                                               |
| _ V_                                   | _1V5_S0 (0.375A)                                                                                                                                                   |                                                                                                                         |
| /                                      | 3V3_S5 (1.1A)                                                                                                                                                      | 1V5                                                                                                                     |
| > <del>-</del> -                       | (                                                                                                                                                                  | 3V3                                                                                                                     |
|                                        |                                                                                                                                                                    | J20 mPCle                                                                                                               |
| _ V_                                   | _1V5_S0 (0.375A)                                                                                                                                                   |                                                                                                                         |
|                                        | _3V3_S5 (1.1A)                                                                                                                                                     | 1V5                                                                                                                     |
| > <del>-</del>                         |                                                                                                                                                                    | - 3V3                                                                                                                   |
|                                        |                                                                                                                                                                    | J2 PCIe x                                                                                                               |
| $\sqrt{V_{\perp}}$                     | _12V0_PCIE (0.83A)                                                                                                                                                 |                                                                                                                         |
| /                                      | _3V3_S0 (3.0A)                                                                                                                                                     | 12V0                                                                                                                    |
| /                                      |                                                                                                                                                                    | 3V3                                                                                                                     |
| \                                      | _3V3_S5 (0.375A)                                                                                                                                                   | 3V3_AUX                                                                                                                 |
|                                        |                                                                                                                                                                    |                                                                                                                         |
|                                        | 40\/0 POIE (0.00A)                                                                                                                                                 | J5 PCle x                                                                                                               |
|                                        | _12V0_PCIE (0.83A)                                                                                                                                                 | 12V0                                                                                                                    |
| > <u>V</u> _                           | _3V3_S0 (3.0A)                                                                                                                                                     | 3V3                                                                                                                     |
| <u></u>                                | _3V3_S5 (0.375A)                                                                                                                                                   | 3V3_AUX                                                                                                                 |
|                                        |                                                                                                                                                                    | 3V3_AUX                                                                                                                 |
|                                        |                                                                                                                                                                    | J21 USB 3                                                                                                               |
| V                                      | _5V0_S5 (2x0.9A)                                                                                                                                                   |                                                                                                                         |
| \                                      |                                                                                                                                                                    | 5V0                                                                                                                     |
|                                        |                                                                                                                                                                    | J39 USB 2                                                                                                               |
| _ V_                                   | _5V0_S5 (0.5A)                                                                                                                                                     | 5V0                                                                                                                     |
| _ <del>_</del>                         |                                                                                                                                                                    | 370                                                                                                                     |
|                                        |                                                                                                                                                                    | J59 USB 2                                                                                                               |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S5 (0.5A)                                                                                                                                                     | 5V0                                                                                                                     |
| /                                      |                                                                                                                                                                    |                                                                                                                         |
|                                        |                                                                                                                                                                    | J40 LVDS                                                                                                                |
| $\overline{V}_{-}$                     | _BKLT (U54+U55 12W)                                                                                                                                                | V_BKLT_CON                                                                                                              |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S0 (0.6A)                                                                                                                                                     | 5V0/3V3 (3W)                                                                                                            |
| < V_                                   | _3V3_S0 (0.9A)                                                                                                                                                     |                                                                                                                         |
|                                        |                                                                                                                                                                    |                                                                                                                         |
|                                        |                                                                                                                                                                    | <u>J60</u> CS                                                                                                           |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _3V3_S0 (0.75A)                                                                                                                                                    | 3V3                                                                                                                     |
| •                                      |                                                                                                                                                                    |                                                                                                                         |
|                                        | 0)/0, 00 (0.771)                                                                                                                                                   | J61 CS                                                                                                                  |
| > <u>V</u> _                           | _3V3_S0 (0.75A)                                                                                                                                                    | 3V3                                                                                                                     |
|                                        |                                                                                                                                                                    |                                                                                                                         |
| \ \/                                   | _12V0_IN1A                                                                                                                                                         | J62 FAN                                                                                                                 |
| /                                      | Y                                                                                                                                                                  | V_S0_FAN                                                                                                                |
| > <u>v</u> -                           | _5V0_S0                                                                                                                                                            |                                                                                                                         |
|                                        |                                                                                                                                                                    |                                                                                                                         |
|                                        |                                                                                                                                                                    | IGALIC CAN                                                                                                              |
| 、 V                                    | 5V0 S0 (1A)                                                                                                                                                        |                                                                                                                         |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S0 (1A)                                                                                                                                                       | J6+U6 CAN<br>5V0                                                                                                        |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S0 (1A)                                                                                                                                                       | 5V0                                                                                                                     |
|                                        | _5V0_S0 (1A)<br>_5V0_S0 (1A)                                                                                                                                       | 5V0<br><sub>J7+U5</sub> CAN                                                                                             |
|                                        |                                                                                                                                                                    | 5V0                                                                                                                     |
|                                        |                                                                                                                                                                    | J7+U5 CAN<br>5V0                                                                                                        |
| > <u>V_</u>                            |                                                                                                                                                                    | J7+U5 CAN<br>5V0<br>J42+U43 HDM                                                                                         |
| > <u>V_</u>                            | _5V0_S0 (1A)                                                                                                                                                       | J7+U5 CAN<br>5V0                                                                                                        |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S0 (1A)<br>_5V0_S0 (0.1A)                                                                                                                                     | 5V0  J7+U5 CAN  5V0  J42+U43 HDM  5V0                                                                                   |
| > V_<br>> V_                           | _5V0_S0 (1A)                                                                                                                                                       | 5V0<br>J7+U5 CAN<br>5V0<br>J42+U43 HDM<br>5V0                                                                           |
| > V_<br>> V_<br>> V_                   | _5V0_S0 (1A)<br>_5V0_S0 (0.1A)                                                                                                                                     | J7+U5 CAN<br>5V0<br>J42+U43 HDM<br>5V0<br>J45 PM_HDR<br>3V3                                                             |
| > V_<br>> V_<br>> V_                   | _5V0_S0 (1A)<br>_5V0_S0 (0.1A)<br>_3V3_S0 (0.1A)                                                                                                                   | J7+U5 CAN<br>5V0<br>J42+U43 HDM<br>5V0<br>J45 PM_HDF<br>3V3<br>1V8                                                      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S0 (1A)<br>_5V0_S0 (0.1A)<br>_3V3_S0 (0.1A)<br>_1V8_S0 (0.1A)                                                                                                 | J7+U5 CAN<br>5V0<br>J42+U43 HDM<br>5V0<br>J45 PM_HDF<br>3V3<br>1V8                                                      |
| \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \  | _5V0_S0 (1A)<br>_5V0_S0 (0.1A)<br>_3V3_S0 (0.1A)                                                                                                                   | J7+U5 CAN<br>5V0<br>J42+U43 HDM<br>5V0<br>J45 PM_HDF<br>3V3<br>1V8                                                      |
| V_<br>V_<br>V_<br>V_                   | _5V0_S0 (1A)<br>_5V0_S0 (0.1A)<br>_3V3_S0 (0.1A)<br>_1V8_S0 (0.1A)                                                                                                 | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3                                                     |
| V_<br>V_<br>V_<br>V_                   | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A)                                                                                           | 5V0  J7+U5 CAN  5V0  J42+U43 HDM  5V0  J45 PM_HDR  3V3 1V8  J47 eSPI_HD                                                 |
| V_<br>V_<br>V_<br>V_<br>V_             | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A)                                                                            | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3                                                     |
| V_<br>V_<br>V_<br>V_<br>V_             | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A)                                                                                           | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD                                    |
| V_<br>V_<br>V_<br>V_<br>V_             | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A)                                                                            | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3                                |
| V_<br>V_<br>V_<br>V_<br>V_             | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A)                                                             | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD                                    |
| V_<br>V_<br>V_<br>V_<br>V_             | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A)                                                             | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3                                |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_       | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A)                                                             | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8  J11 SD_care               |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_       | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A)                                              | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8                            |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_<br>V_ | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _3V3_S0 (0.1A)                | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8  J11 SD_care               |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_<br>V_ | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A)                                              | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8  J11 SD_care VDD           |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_<br>V_ | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _3V3_S0 (0.1A)                | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8  J11 SD_care VDD           |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_<br>V_ | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _3V3_S0 (0.1A) _3V3_S0 (0.1A) _3V3_S0 (0.1A) | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDR 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8  J11 SD_care VDD           |
| V_<br>V_<br>V_<br>V_<br>V_<br>V_<br>V_ | _5V0_S0 (1A) _5V0_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _1V8_S0 (0.1A) _3V3_S0 (0.1A) _3V3_S0 (0.1A)                | J7+U5 CAN 5V0  J42+U43 HDM 5V0  J45 PM_HDF 3V3 1V8  J47 eSPI_HD 3V3 1V8  J38 GPIO_HD 3V3 1V8  J11 SD_can VDD  J8 eD 3V3 |

V\_1V5\_S0 (0.375A)

| Rail     | Designed up to |  | EN_BKLT12V | TPS25940A<br>EN PG# | PG_BKLT_12V0 |  |
|----------|----------------|--|------------|---------------------|--------------|--|
| V_5V0_S0 | 6A             |  | L          |                     |              |  |
| V_5V0_S5 | 8A             |  |            |                     |              |  |
| V_3V3_S0 | 10A            |  |            |                     |              |  |
| V_3V3_S5 | 5A             |  |            |                     |              |  |
| V_1V8_S0 | 0.5            |  |            |                     |              |  |
| V_1V5_S0 | 1.5            |  |            |                     |              |  |

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1

3

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

| SMARC Eval 2.0 ADS2 - SMARC Eval 2.0 |           |                  |           |                | (0     | ntr        | on              |
|--------------------------------------|-----------|------------------|-----------|----------------|--------|------------|-----------------|
| BLOCK ID                             |           |                  |           | DIVISION       | NAME   |            | DATE YYYY-MM-DD |
| Schematic1                           | (3 of 30) |                  | CREATED:  | KEEDC          | JM, JI | H ,MV      | 2017.11.17      |
| SHEET                                |           |                  | VERIFIED: | KEEDC          | MH     |            | 2017.11.20      |
| 03 Power D                           | Diagram   |                  | APPROVED  | :              |        |            |                 |
| PCB ID                               | PCB INDEX | LAST MODIFIED    | PAGE      | <b>3 5 6 6</b> |        | DRAWING ID | REV             |
| 1062-0139                            | 1400A     | 20/11/2017:15:03 | 3 (       | OF 30          |        | SCH 1400   | D00             |

2

### SMARC Connector



## DP connector



This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1

### **ESD** protection







See datasheet for details on (\*)



SMARC Eval 2.0 ADS2 - SMARC Eval 2.0 DATE YYYY-MM-DD DIVISION Schematic1 (5 of 30) 2017.11.17 2017.11.20 VERIFIED: KEEDC 05 DP con APPROVED: PCB ID PCB INDEX LAST MODIFIED DRAWING ID 20/11/2017:15:03 SCH 1400 1062-0139 D00

## **HDMI Connector**



Created using CAD MGC VX 1.1

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

DP1\_AUX\_SEL setting: HIGH: HDMI operation LOW: DP1 operation

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,



## LVDS Data



# LVDS Backlight

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1







| SMARC Eval 2.0 ADS2 - SMARC Eval 2.0 |           |                  |           |          | (0     | ntr        | on              |
|--------------------------------------|-----------|------------------|-----------|----------|--------|------------|-----------------|
| BLOCK ID                             |           |                  |           | DIVISION | NAME   |            | DATE YYYY-MM-DD |
| Schematic1                           | (8 of 30) |                  | CREATED:  | KEEDC    | JM, JI | H ,MV      | 2017.11.17      |
| SHEET                                |           |                  | VERIFIED: | KEEDC    | MH     |            | 2017.11.20      |
| 08 LVDS Backlight                    |           |                  | APPROVED  |          |        |            |                 |
| PCB ID                               | PCB INDEX | LAST MODIFIED    | PAGE      | 25.00    |        | DRAWING ID | REV             |
| 1062-0139                            | 1400A     | 20/11/2017:15:03 | 8 (       | OF 30    |        | SCH 1400   | D00             |

## eDP connector



This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1

### **ESD** protection





See datasheet for details on (\*)



See datasheet for details on (\*)

| SMARC Eva            | I 2.0            |           |             | 70     |            | 2011            | _ Δ |
|----------------------|------------------|-----------|-------------|--------|------------|-----------------|-----|
| ADS2 - SMARC E       | val 2.0          |           |             | U      |            | on              |     |
| BLOCK ID             |                  |           | DIVISION    | NAME   |            | DATE YYYY-MM-DD | 1   |
| Schematic1 (9 of 30) |                  | CREATED:  | KEEDC       | JM, JI | H ,MV      | 2017.11.17      |     |
| SHEET                |                  | VERIFIED: | KEEDC       | МН     |            | 2017.11.20      |     |
| 09 eDP con           |                  | APPROVED: |             |        |            |                 |     |
| PCB ID PCB INDEX     | LAST MODIFIED    | PAGE      | <b>&gt;</b> |        | DRAWING ID | REV             | 1   |
| 062-0139 1400A       | 20/11/2017:15:03 | 9 (       | OF 30       |        | SCH 1400   | D00             |     |



# USB 3.0 Connectors



Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

### **ESD** protection



See datasheet for details on (\*)

Created using CAD MGC VX 1.1

| PROJECT   | SMARC Eva        | 2.0              |           |          | ont        | non             |
|-----------|------------------|------------------|-----------|----------|------------|-----------------|
|           | ADS2 - SMARC E   | /al 2.0          |           |          | conti      | I-UII           |
| BLOCK ID  |                  |                  |           | DIVISION | NAME       | DATE YYYY-MM-DD |
| Schema    | atic1 (11 of 30) |                  | CREATED:  | KEEDC    | JM, JH ,MV | 2017.11.17      |
| SHEET     |                  |                  | VERIFIED: | KEEDC    | МН         | 2017.11.20      |
| 11 USB    | 3 30             |                  | APPROVED  | :        |            |                 |
| PCB ID    | PCB INDEX        | LAST MODIFIED    | PAGE      | 05.00    | DRAWING ID | REV             |
| 1062-0139 | 1400A            | 20/11/2017:15:03 | 11        | OF 30    | SCH 1400   | D00             |

2

# USB 2.0 OTG Connector

# USB 2.0 Header



This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1



| PROJECT SI | MARC Eva     | ıl 2.0           |           |          | 7     |            | 2012            |
|------------|--------------|------------------|-----------|----------|-------|------------|-----------------|
| AD         | S2 - SMARC E | Eval 2.0         |           |          | U     |            | on              |
| BLOCK ID   |              |                  |           | DIVISION | NAME  |            | DATE YYYY-MM-DD |
| Schematic1 | ( 12 of 30   | )                | CREATED:  | KEEDC    | JM, J | H ,MV      | 2017.11.17      |
| SHEET      |              |                  | VERIFIED: | KEEDC    | MH    |            | 2017.11.20      |
| 12 USB 20  |              |                  | APPROVED: | :        |       |            |                 |
| PCB ID     | PCB INDEX    | LAST MODIFIED    | PAGE      | 0=00     |       | DRAWING ID | REV             |
| 1062-0139  | 1400A        | 20/11/2017:15:03 | 12        | OF 30    |       | SCH 1400   | D00             |
|            |              | _                |           |          |       | 4          |                 |

# CAN Transceivers





This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.





Created using CAD MGC VX 1.1

| SMARC Eval 2.0  ADS2 - SMARC Eval 2.0 |           |                  |           |          | KO    | ntr        | on              |
|---------------------------------------|-----------|------------------|-----------|----------|-------|------------|-----------------|
| BLOCK ID                              |           |                  |           | DIVISION | NAME  |            | DATE YYYY-MM-DD |
| Schematic1                            | (13 of 30 | )                | CREATED:  | KEEDC    | JM, J | H ,MV      | 2017.11.17      |
| SHEET                                 |           |                  | VERIFIED: | KEEDC    | МН    |            | 2017.11.20      |
| 13 CAN con                            |           |                  | APPROVED  | :        |       |            |                 |
| PCB ID                                | PCB INDEX | LAST MODIFIED    | PAGE      | 05.00    |       | DRAWING ID | REV             |
| 1062-0139                             | 1400A     | 20/11/2017:15:03 | 13        | OF 30    |       | SCH 1400   | D00             |

### mPCle Connectors V\_3V3\_S5\_LED PCIE\_C\_REFCLK+ 13 REFCLK+ ZNL14 Place close to mPCle con. A Label LEDs as WPAN-A, WLAN-A, WWAN-A V\_3V3\_AUX\_24 V\_3V3\_AUX\_39 V\_3V3\_AUX\_41 V\_1V5\_S0 MPCIEA\_WPAN# V\_3V3\_AUX\_52 PCIE\_C\_TX-V\_1V5\_28 28 MPCIEA\_WWAN# V\_1V5\_48 PCIe\_CLKREQ# not supported with SMARC v. 2.0 specification NC\_PCIE\_C\_CLKREQ# 7 CLKREQ# 47 NC\_MPCI\_A\_47 RESERVED\_49 NC\_MPCI\_A\_49 3 NC\_MPCI\_A\_3 × NC 5 NC\_MPCI\_A\_5 ZNL11 Full size mPCle latch UIM\_PWR 10k DNI R227UIM\_SPU 0402 53 NC\_MPCI\_A\_53 R228UIM\_DATA LED\_WPAN# GND\_4 GND\_9 MPCIEA\_WWAN# 750R GND\_15 15 ZNL10 Half size mPCle latch A\_W\_DISABLE1# 20 W\_DISABLE1# GND\_18 GND\_21 NC × 3 P3 GND\_27 UIM\_PWR GND\_29 14 UIM\_RESET GND\_34 10 UIM\_DATA GND\_35 35 12 UIM\_CLK GND C5 Active low signal: Disable radio operation. GND\_40 GND\_43 43 \_\_\_\_\_19 UIM\_IC\_D+ \_\_UIM\_IC\_D+ UIM\_IC\_D- 17 UIM\_IC\_D-GND\_50 50 Never use two mPCIe cards in both slots using UIM interface at same time! SIM Card is directly shared between both slots V\_3V3\_S5\_LED PCIE\_D\_BUF\_REFCLK+ 13 REFCLK+ V\_3V3\_AUX\_2 2 V\_3V3\_AUX\_24 V\_3V3\_AUX\_39 V\_3V3\_AUX\_41 V\_3V3\_AUX\_52 V\_1V5\_S0 MPCIEB\_WPAN# V\_1V5\_28 V\_1V5\_48 MPCIEB\_WWAN# PCIE\_D\_BUF\_RST# 22 PCIE\_D\_CLKREQ# 45 NC\_MPCI\_B\_45 RESERVED\_47 47 NC\_MPCI\_B\_47 NC\_MPCI\_B\_47 RESERVED\_49 49 NC\_MPCI\_B\_49 NC 3 NC\_MPCI\_B\_3 × NC 5 NC\_MPCI\_B\_5 ZNL13 Full size mPCle latch MTG1 53 NC\_MPCI\_B\_53 × NC NC × 3 P3 54 NC\_MPCI\_B\_54 LED\_WPAN# GND\_4 MPCIEB\_WWAN# 750R GND\_9 GND\_15 15 ZNL12 Half size mPCle latch B\_W\_DISABLE1# 20 W\_DISABLE1# GND\_18 18 B\_W\_DISABLE2# 51 W\_DISABLE2# GND\_21 21 GND\_26 GND\_27 GND\_29 \_\_\_\_14 UIM\_RESET GND\_34 10 UIM\_DATA GND\_35 GND\_37 GND\_40 GND\_43 43 \_\_UIM\_IC\_D+ 17 UIM\_IC\_D-GND\_50 50 \_\_UIM\_IC\_D-SMARC Eval 2.0 ADS2 - SMARC Eval 2.0 DIVISION DATE YYYY-MM-DD Schematic1 (14 of 30) 2017.11.17 2017.11.20 VERIFIED: KEEDC 14 mPCle APPROVED: PCB ID PCB INDEX LAST MODIFIED DRAWING ID Schematics are for reference only. This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical, 14 OF 30 Refer to ERP BOM and assembly instruction for build values. 01/12/2017:10:39 including photocopying and retrieval system without express written permission of Kontron. SCH 1400 D00 Created using CAD MGC VX 1.1 1062-0139 2

# PCIe x1 Connectors, Clock Buffer



## mSATA Connector



Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1

V\_3V3\_S5\_LED

BSS138DW SOT363

BSS138DW Z

ZNL6

Mark diode in layout as SATA Activity

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

| SMARC Eval 2.0        |           |                  |           |              | 70    | mtr        | on              |
|-----------------------|-----------|------------------|-----------|--------------|-------|------------|-----------------|
| ADS2 - SMARC Eval 2.0 |           |                  |           | -UII         |       |            |                 |
| BLOCK ID              |           |                  |           | DIVISION     | NAME  |            | DATE YYYY-MM-DD |
| Schematic1 (16 of 30) |           |                  | CREATED:  | KEEDC        | JM, J | H ,MV      | 2017.11.17      |
| SHEET                 |           |                  | VERIFIED: | KEEDC        | MH    |            | 2017.11.20      |
| 16 mSATA              | 4         |                  | APPROVED: |              |       |            |                 |
| PCB ID                | PCB INDEX | LAST MODIFIED    | PAGE      | <b>05</b> 00 |       | DRAWING ID | REV             |
| 1062-0139             | 1400A     | 20/11/2017:15:03 | 16        | OF 30        |       | SCH 1400   | D00             |

## uSD Connector



Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.



V\_3V3\_S0 10k R441 SDCARD\_OC# 1% 0402

### DISCHARGE



Created using CAD MGC VX 1.1

SMARC Eval 2.0 ADS2 - SMARC Eval 2.0 DIVISION DATE YYYY-MM-DD Schematic1 (17 of 30) 2017.11.17 VERIFIED: KEEDC 2017.11.20 17 uSD APPROVED: PCB ID LAST MODIFIED DRAWING ID PCB INDEX 17 OF 30 SCH 1400 1062-0139 20/11/2017:15:03 D00

2

# High Speed Serial Ports









This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.



Created using CAD MGC VX 1.1

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.



|                            | MARC Eva   |                  |           |          | KO    | ntr        | on              |
|----------------------------|------------|------------------|-----------|----------|-------|------------|-----------------|
| BLOCK ID                   |            |                  |           | DIVISION | NAME  |            | DATE YYYY-MM-DD |
| Schematic1                 | ( 18 of 30 | )                | CREATED:  | KEEDC    | JM, J | H ,MV      | 2017.11.17      |
| SHEET                      |            |                  | VERIFIED: | KEEDC    | MH    |            | 2017.11.20      |
| 18 High Speed Serial Ports |            |                  | APPROVED  |          |       |            |                 |
| PCB ID                     | PCB INDEX  | LAST MODIFIED    | PAGE      | 05.00    |       | DRAWING ID | REV             |
| 1062-0139                  | 1400A      | 20/11/2017:15:03 | 18        | OF 30    |       | SCH 1400   | D00             |

# SPI Flash Socket

# General Purposed I2C EEPROM V\_1V8\_S0



# 12C Expander



| Schematic1 ( 19 of 30 )         CREATED:         KEEDC         JM, JH ,MV         2017.11.17           SHEET         VERIFIED:         KEEDC         MH         2017.11.20 |                                 |           |                  |           |          |       |            |                 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|------------------|-----------|----------|-------|------------|-----------------|
| BLOCK ID  Schematic1 ( 19 of 30 )  SHEET  DIVISION NAME  DATE YYYY-MM-DD  CREATED: KEEDC  JM, JH ,MV  2017.11.17  VERIFIED: KEEDC  MH  2017.11.20                          | SMARC Eval 2.0                  |           |                  |           |          |       |            |                 |
| Schematic1 ( 19 of 30 )         CREATED: KEEDC         JM, JH ,MV         2017.11.17           SHEET         VERIFIED: KEEDC         MH         2017.11.20                 | ADS2 - SMARC Eval 2.0           |           |                  |           |          | U     |            | 'UII            |
| SHEET VERIFIED: KEEDC MH 2017.11.20                                                                                                                                        | BLOCK ID                        |           |                  |           | DIVISION | NAME  | <br>E      | DATE YYYY-MM-DD |
| VERMILES. NEEDS IVIII                                                                                                                                                      | Schematic1 (19 of 30)           |           | CREATED:         | KEEDC     | JM, J    | H ,MV | 2017.11.17 |                 |
| 40 CDI Flools Cooket IOO Francisco                                                                                                                                         | SHEET                           |           |                  | VERIFIED: | KEEDC    | МН    |            | 2017.11.20      |
| 19 SPI Flash Socket I2C Epander APPROVED:                                                                                                                                  | 19 SPI Flash Socket I2C Epander |           |                  | APPROVED: |          |       |            |                 |
|                                                                                                                                                                            | PCB ID                          | PCB INDEX | LAST MODIFIED    |           | 05.00    |       | DRAWING ID | REV             |
| 1062-0139 1400A 20/11/2017:15:03 <b>19 OF 30</b> SCH 1400 D00                                                                                                              | 1062-0139                       | 1400A     | 20/11/2017:15:03 | 19        | OF 30    |       | SCH 1400   | D00             |

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical, including photocopying and retrieval system without express written permission of Kontron.

Refer to ERP BOM and assembly instruction for build values.

Schematics are for reference only.

Created using CAD MGC VX 1.1

I2C Address: 0x57

(7-bit format)

### Audio HDA Codec



### Audio I2S Codec WM8904 V\_3V3\_MIC V\_1V8\_S0\_I2S\_CODEC 0R DNI R40 0402 V\_3V3\_MIC V\_3V3\_S0 V\_VOUT\_8 V\_1V8\_S0\_I2S\_CODEC V\_1V8\_S0\_I2S\_CODEC V\_3V3\_MIC V\_VBIAS Place Microphone decoupling cap and FB as close as posible to codec WM8904 V\_1V8\_S0\_I2S\_CODEC 7 CPVDD V\_DCVDD \_\_23 AVDD V\_DBVDD V\_1V8\_S0 V\_1V8\_S0\_I2S\_CODEC Place Both Microphone decoupling caps as close as posible to codec WM8904 2 V\_VIN\_2 V\_3V3\_S0 **HPOUTR** V\_VBIAS DGND CPGND AGND 22 GND\_PAD 33 LINE OUT GND AUDIO FB I2C Address: 0x1A (reduce high frequency switching noise from charge pump) (7-bit format) Place ZOBEL Network as close as possible to codec ZNL9 Place Charge pump caps as close as posibe to Codec V\_1V8\_S0\_I2S\_CODEC V\_1V8\_S0\_I2S\_CODEC GND\_AUDIO GND\_AUDIO (reduce high frequency switching noise from charge pump) I2S Signal path loopback switch Place R295 and R315 with shared pad with minimum stub Audio loopback for test purposes V\_1V8\_S0\_I2S\_CODEC V\_VCC OE# I2S0\_SDOUT\_SW HSD1+ I2S0\_SDIN\_SW HSD1-HSD2+ HSD2-I2C\_WM8904\_CK GND 1052-3639 SMARC Eval 2.0 I2C\_WM8904\_DAT ADS2 - SMARC Eval 2.0 To eliminate codec's driving of I2C bus, when doesn't have power DATE YYYY-MM-DD Schematic1 (21 of 30) 2017.11.17 2017.11.20 VERIFIED: 21 Audio - I2S Codec APPROVED: PCB ID PCB INDEX LAST MODIFIED DRAWING ID This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical, Schematics are for reference only. 21 OF 30 Refer to ERP BOM and assembly instruction for build values. including photocopying and retrieval system without express written permission of Kontron. Created using CAD MGC VX 1.1 20/11/2017:15:03 SCH 1400 1062-0139





## eSPI Header



# Power Management Header



## Camera Interface

## CSI1



This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,



# Reset

## Power ON

# Force Recovery







## **Boot Selection**







Created using CAD MGC VX 1.1

| BOOT_SEL1# | BOOT_SEL0#                        | Boot Source                                                               |
|------------|-----------------------------------|---------------------------------------------------------------------------|
| GND        | GND                               | Carrier SATA                                                              |
| GND        | Float                             | Carrier SD Card                                                           |
| Float      | GND                               | Carrier eSPI (CS0#)                                                       |
| Float      | Float                             | Carrier SPI (CS0#)                                                        |
| GND        | GND                               | Module NAND/NOR Flash                                                     |
| GND        | Float                             | Remote boot (GBE, serial)                                                 |
| Float      | GND                               | Module eMMC Flash                                                         |
| Float      | Float                             | Module SPI                                                                |
|            | GND GND Float Float GND GND Float | GND GND GND Float Float GND Float GND GND GND GND GND GND Float Float GND |



This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.



Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

### LEDs ENABLE



| SMARC Eval 2.0  ADS2 - SMARC Eval 2.0 |           |                  |           |          |       |            |                 |
|---------------------------------------|-----------|------------------|-----------|----------|-------|------------|-----------------|
|                                       |           |                  |           |          | on    |            |                 |
| BLOCK ID                              |           |                  |           | DIVISION | NAME  |            | DATE YYYY-MM-DD |
| Schematic1 (25 of 30)                 |           | CREATED:         | KEEDC     | JM, J    | H ,MV | 2017.11.17 |                 |
| SHEET                                 |           |                  | VERIFIED: | KEEDC    | МН    |            | 2017.11.20      |
| 25 Buttons                            |           |                  | APPROVED: |          |       |            |                 |
| PCB ID                                | PCB INDEX | LAST MODIFIED    | PAGE      | 0=00     |       | DRAWING ID | REV             |
| 1062-0139                             | 1400A     | 20/11/2017:15:03 | 25        | OF 30    |       | SCH 1400   | D00             |
|                                       |           |                  |           |          |       |            |                 |

# Input Power



Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.

Schematic1 (26 of 30)

PCB INDEX

LAST MODIFIED

20/11/2017:15:03

APPROVED:

26 OF 30

26 Power

PCB ID

1062-0139

Created using CAD MGC VX 1.1

2017.11.17

2017.11.20

D00

DRAWING ID

SCH 1400



# 1V8 and 1V5 S0, PM GPIO

Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.





Created using CAD MGC VX 1.1



This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,



| PROJECT    | MARC Eva     | I 2.0            |           |          | -     |            |                 |
|------------|--------------|------------------|-----------|----------|-------|------------|-----------------|
| ADS        | S2 - SMARC E | val 2.0          |           |          | U     | ЩЦ         | on              |
| BLOCK ID   |              |                  |           | DIVISION | NAME  |            | DATE YYYY-MM-DD |
| Schematic1 | ( 28 of 30   | )                | CREATED:  | KEEDC    | JM, J | H ,MV      | 2017.11.17      |
| SHEET      |              |                  | VERIFIED: | KEEDC    | МН    |            | 2017.11.20      |
| 28 Power   |              |                  | APPROVED: |          |       |            |                 |
| PCB ID     | PCB INDEX    | LAST MODIFIED    | PAGE      | 0=00     |       | DRAWING ID | REV             |
| 1062-0139  | 1400A        | 20/11/2017:15:03 | 28        | OF 30    |       | SCH 1400   | D00             |
|            |              | 2                |           |          | -     | 1          |                 |

### LEDs, Discharge, RTC WDT LOAD switch for PCIE V\_3V3\_S5\_LED V\_3V3\_S5\_LED V\_12V0\_PCIE PWR LEDs Add silk desc. for all LEDs based on the UGS i.e D59 3V3\_S5 ⊢\_ SOT363 V\_3V3\_S5\_LED V\_5V0\_S0 V\_12V0\_PCIE V\_2V5\_STB V\_3V3\_S5 BSS138DW SOT363 SOT363 SOT363 ⊢ SOT363 SOT363 **⊢** SOT363 SOT363 ⊢ SOT363 ⊢ SOT363 SOT363 RTC 0R DNI R442 1% 0402 - GND $\frac{2}{}$ DISCHARGE ABAV99 SOT23 Q37 SMARC Eval 2.0 SOT363 ADS2 - SMARC Eval 2.0 DATE YYYY-MM-DD Schematic1 (29 of 30) 2017.11.20 29 Power APPROVED: DRAWING ID PCB ID PCB INDEX LAST MODIFIED This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical, Schematics are for reference only. 29 OF 30 including photocopying and retrieval system without express written permission of Kontron. Refer to ERP BOM and assembly instruction for build values. SCH 1400 Created using CAD MGC VX 1.1 1062-0139 20/11/2017:15:03

## Mechanics



### Module mounting holes



### Rubber feet bumper



### Ground connection

This drawing is proprietary to Kontron and may not be utilized in any means, electronic or mechanical,

including photocopying and retrieval system without express written permission of Kontron.





Schematics are for reference only.

Refer to ERP BOM and assembly instruction for build values.

Created using CAD MGC VX 1.1

| SMARC Eval 2.0        |           |                  |           |                             | 70   |            | 2011            |
|-----------------------|-----------|------------------|-----------|-----------------------------|------|------------|-----------------|
| ADS2 - SMARC Eval 2.0 |           |                  |           | on                          |      |            |                 |
| BLOCK ID              |           |                  |           | DIVISION                    | NAME |            | DATE YYYY-MM-DD |
| Schematic1 (30 of 30) |           |                  | CREATED:  | CREATED: KEEDC JM, JH ,MV 2 |      |            | 2017.11.17      |
| SHEET                 |           |                  | VERIFIED: | KEEDC                       | MH   |            | 2017.11.20      |
| 30 Mecha              | nics      |                  | APPROVED  | :                           |      |            |                 |
| PCB ID                | PCB INDEX | LAST MODIFIED    | PAGE      | <b>05</b> 00                |      | DRAWING ID | REV             |
| 1062-0139             | 1400A     | 20/11/2017:15:04 | 30        | OF 30                       |      | SCH 1400   | D00             |